

www.ti.com

SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010

# 200-mA LOW-I<sub>Q</sub> LOW-DROPOUT REGULATOR FOR PORTABLE DEVICES

Check for Samples: TLV70033-Q1, TLV70025-Q1

## FEATURES

- Qualified for Automotive Applications
- Very Low Dropout: 175 mV at 200 mA
- 2% Accuracy
- Low I<sub>Q</sub>: 31 μA
- Fixed-Output Voltage of 3.3 V
- High PSRR: 68 dB at 1 kHz
- Stable with Effective Capacitance of 0.1  $\mu$ F
- Thermal Shutdown and Overcurrent Protection
- Latch-Up Performance Meets 100 mA Per AEC-Q100, Level I
- Available in the SOT23-5 (DDC) Package

# APPLICATIONS

- MP3 Players
- ZigBee<sup>®</sup> Networks
- Bluetooth<sup>®</sup> Devices



# DESCRIPTION

The TLV700xx series of low-dropout (LDO) linear regulators are low quiescent current devices with excellent line and load transient performance. These LDOs are designed for power-sensitive applications. A precision bandgap and error amplifier provides overall 2% accuracy. Low output noise, very high power-supply rejection ratio (PSRR), and low dropout voltage make this series of devices ideal for most battery-operated handheld equipment. All device versions have thermal shutdown and current limit for safety.

Furthermore, these devices are stable with an effective output capacitance of only 0.1  $\mu$ F. This feature enables the use of cost-effective capacitors that have higher bias voltages and temperature derating. The devices regulate to specified accuracy with no output load.

The TLV700xx LDOs are available in the SOT23-5 (DDC) package.



**Typical Application Circuit (Fixed-Voltage Versions)** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Bluetooth is a registered trademark of Bluetooth SIG.

ZigBee is a registered trademark of ZigBee Alliance.



#### SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010

www.ti.com



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

| Tj                 | PACK        | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |  |
|--------------------|-------------|--------------------|-----------------------|------------------|--|
| –40°C to 125°C SOT | SOT22 DDC   | Deal of 2000       | TLV70033QDDCRQ1       | OFL              |  |
|                    | SOT23 – DDC | Reel of 3000       | TLV70025QDDCRQ1       | QVC              |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **ABSOLUTE MAXIMUM RATINGS**<sup>(1)</sup>

At  $T_J = -40^{\circ}$ C to 125°C (unless otherwise noted). All voltages are with respect to GND.

| V <sub>IN</sub>  | Input voltage range                  | –0.3 V to 6 V           |
|------------------|--------------------------------------|-------------------------|
| V <sub>EN</sub>  | Enable voltage range                 | –0.3 V to 6 V           |
| V <sub>OUT</sub> | Output voltage range                 | –0.3 V to 6 V           |
| I <sub>OUT</sub> | Maximum output current               | Internally limited      |
|                  | Output short-circuit duration        | Indefinite              |
| PD               | Total continuous power dissipation   | See Dissipation Ratings |
| TJ               | Operating junction temperature range | –55°C to 150°C          |
| T <sub>STG</sub> | Storage temperature range            | –55°C to 150°C          |

(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

### **DISSIPATION RATINGS**

| BOARD                 | PACKAGE | $R_{	ext{	heta}JC}$ | R <sub>0JA</sub> | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|-----------------------|---------|---------------------|------------------|------------------------------------------------|-----------------------|-----------------------|-----------------------|
| Low-K <sup>(1)</sup>  | DDC     | 90°C/W              | 280°C/W          | 3.6 mW/°C                                      | 360 mW                | 200 mW                | 145 mW                |
| High-K <sup>(2)</sup> | DDC     | 90°C/W              | 200°C/W          | 5.0 mW/°C                                      | 500 mW                | 275 mW                | 200 mW                |

(1) The JEDEC low-K (1s) board used to derive this data was a 3-inch × 3-inch, two-layer board with 2-ounce copper traces on top of the board.

(2) The JEDEC high-K (2s2p) board used to derive this data was a 3-inch x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.



SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010

www.ti.com

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = V_{OUT(Typ)} + 0.3$  V or 2.0 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F, and  $T_J = -40^{\circ}$ C to 125°C (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}$ C.

|                                |                                |                                                                |                                                                                                        | ті  | 1    |                 |                   |
|--------------------------------|--------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|------|-----------------|-------------------|
|                                | PARAMETER                      | TEST CON                                                       | TEST CONDITIONS                                                                                        |     |      |                 | UNIT              |
| V <sub>IN</sub>                | Input voltage range            |                                                                |                                                                                                        | 2.0 |      | 5.5             | V                 |
| V <sub>OUT</sub>               |                                | 1000 x T x 10500                                               | V <sub>OUT</sub> ≥ 1 V                                                                                 | -2  |      | +2              | %                 |
|                                | DC output accuracy             | –40°C ≤ T <sub>J</sub> ≤ 125°C                                 | V <sub>OUT</sub> < 1 V                                                                                 | -20 |      | 20              | mV                |
| $\Delta V_{O} / \Delta V_{IN}$ | Line regulation                | $V_{OUT(NOM)} + 0.5 V \le V_{IN}$<br>$I_{OUT} = 10 \text{ mA}$ | I ≤ 5.5 V,                                                                                             |     | 1    | 5               | mV                |
| $\Delta V_O / \Delta I_{OUT}$  | Load regulation                | 0 mA ≤ I <sub>OUT</sub> ≤ 200 mA                               |                                                                                                        |     | 1    | 15              | mV                |
| V <sub>DO</sub>                | Dropout voltage <sup>(1)</sup> | $V_{IN} = 0.98 \times V_{OUT(NOM)},$                           | I <sub>OUT</sub> = 200 mA                                                                              |     | 175  | 250             | mV                |
| I <sub>CL</sub>                | Output current limit           | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                            |                                                                                                        | 220 | 350  | 550             | mA                |
|                                | Cround his ourrent             | I <sub>OUT</sub> = 0 mA                                        |                                                                                                        | 31  | 55   | μA              |                   |
| I <sub>GND</sub>               | Ground pin current             | $I_{OUT} = 200 \text{ mA}, V_{IN} = V_{OUT} + 0.5 \text{ V}$   |                                                                                                        |     | 270  |                 | μA                |
| I <sub>SHDN</sub>              | Ground pin current (shutdown)  | $V_{EN} \le 0.4 \text{ V}, 2.0 \text{ V} \le V_{IN}$           |                                                                                                        | 1   | 2    | μA              |                   |
| PSRR                           | Power-supply rejection ratio   | $V_{IN} = 2.3 V, V_{OUT} = 1.8 I_{OUT} = 10 mA, f = 1 kHz$     |                                                                                                        | 68  |      | dB              |                   |
| V <sub>N</sub>                 | Output noise voltage           |                                                                | BW = 100 Hz to 100 kHz,<br>V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA |     |      |                 | μV <sub>RMS</sub> |
| t <sub>STR</sub>               | Startup time <sup>(2)</sup>    | C <sub>OUT</sub> = 1.0 μF, I <sub>OUT</sub> = 2                | 00 mA                                                                                                  |     | 100  |                 | μS                |
| V <sub>EN(HI)</sub>            | Enable pin high (enabled)      |                                                                |                                                                                                        | 0.9 |      | V <sub>IN</sub> | V                 |
| V <sub>EN(LO)</sub>            | Enable pin low (disabled)      |                                                                |                                                                                                        | 0   |      | 0.4             | V                 |
| I <sub>EN</sub>                | Enable pin current             | $V_{EN} = 5.5 \text{ V}$ , $I_{OUT} = 10$                      | μΑ                                                                                                     |     | 0.04 | 0.5             | μA                |
| UVLO                           | Undervoltage lockout           | V <sub>IN</sub> rising                                         |                                                                                                        |     | 1.9  |                 | V                 |
| т                              | Thermal shutdown temperature   | Shutdown, temperature                                          |                                                                                                        | 160 |      | °C              |                   |
| $T_{SD}$                       |                                | Reset, temperature dec                                         |                                                                                                        | 140 |      | °C              |                   |
| ТJ                             | Operating junction temperature |                                                                |                                                                                                        | -40 |      | 125             | °C                |

 $V_{DO}$  is measured for devices with  $V_{OUT(NOM)} \ge 2.35$  V. Startup time = time from EN assertion to 0.98 ×  $V_{OUT(NOM)}$ . (1)

(2)



SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010

www.ti.com





**PIN CONFIGURATIONS** 



## PIN DESCRIPTIONS

4

3

EN

N/C<sup>(1)</sup>

| NAME | NO. | DESCRIPTION                                                                                                                                                                                                                                             |
|------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN   | 1   | Input pin. A small 1-μF ceramic capacitor is recommended from this pin to ground to assure stability and good transient performance. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details. |
| GND  | 2   | Ground pin                                                                                                                                                                                                                                              |
| EN   | 3   | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode and reduces operating current to 1 $\mu$ A, nominal.                                                                             |
| NC   | 4   | No connection. This pin can be tied to ground to improve thermal dissipation.                                                                                                                                                                           |
| OUT  | 5   | Regulated output voltage pin. A small 1-µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                  |

Copyright © 2010, Texas Instruments Incorporated

SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010



**EXAS** 

NSTRUMENTS

#### **TYPICAL CHARACTERISTICS**

 $T_{J} = -40^{\circ}C \text{ to } 125^{\circ}C, V_{IN} = V_{OUT(TYP)} + 0.5 \text{ V or } 2.0 \text{ V (whichever is greater); } I_{OUT} = 10 \text{ mA}, V_{EN} = V_{IN}, C_{OUT} = 1.0 \mu\text{F (unless otherwise noted). Typical values are at } T_{J} = 25^{\circ}C.$ 



SLVSA61 A-FEBRUARY 2010-REVISED OCTOBER 2010



## **TYPICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5 V$  or 2.0 V (whichever is greater);  $I_{OUT} = 10 \text{ mA}$ ,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F (unless

Submit Documentation Feedback

Copyright © 2010, Texas Instruments Incorporated



www.ti.com

SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010



**EXAS** 

**NSTRUMENTS** 

### **TYPICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.0 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}$ C.







## **TYPICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}C$  to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2.0 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0 \mu$ F (unless otherwise noted). Typical values are at  $T_J = 25^{\circ}C$ .



200 ms/div Figure 21. V<sub>OUT</sub>

8

Copyright © 2010, Texas Instruments Incorporated



#### SLVSA61 A - FEBRUARY 2010-REVISED OCTOBER 2010

## **APPLICATION INFORMATION**

The TLV700xx belongs to a new family of next-generation value LDO regulators. It consumes low quiescent current and delivers excellent line and load transient performance. These characteristics, combined with low noise, very good PSRR with little ( $V_{IN} - V_{OUT}$ ) headroom, make this device ideal for RF portable applications. This family of regulators offers sub-bandgap output voltages down to 0.7 V, current limit, and thermal protection, and is specified from -40°C to 125°C.

### Input and Output Capacitor Requirements

1.0-µF X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV700xx is designed to be stable with an *effective capacitance* of 0.1  $\mu$ F or larger at the output. Thus, the device is stable with capacitors of other dielectric types as well, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1  $\mu$ F. This effective capacitance refers to the capacitance that the LDO sees under operating bias voltage and temperature derating into consideration. In addition to allowing the use of cheaper dielectrics, this capability of being stable with 0.1- $\mu$ F effective capacitance also enables the use of smaller footprint capacitors that have higher derating in size- and space-constrained applications.

Note that using a 0.1- $\mu$ F rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions would be less than 0.1  $\mu$ F. Maximum ESR should be less than 200 m $\Omega$ .

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1-\mu F$  to  $1.0-\mu F$ , low ESR capacitor across the IN pin and GND in of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than 2  $\Omega$ , a  $0.1-\mu F$  input capacitor may be necessary to ensure stability.

### Board Layout Recommendations to Improve PSRR and Noise Performance

Input and output capacitors should be placed as close to the device pins as possible. To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should be connected directly to the GND pin of the device. High ESR capacitors may degrade PSRR performance.

#### Internal Current Limit

The TLV700xx internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ . The PMOS pass transistor dissipates  $(V_{IN} - V_{OUT}) \times I_{LIMIT}$  until thermal shutdown is triggered and the device turns off. As the device cools down, it is turned on by the internal thermal shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the Thermal Information section for more details.

The PMOS pass element in the TLV700xx has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.

#### Shutdown

The enable pin (EN) is active high and is compatible with standard and low-voltage, TTL-CMOS levels. When shutdown capability is not required, EN can be connected to the IN pin.

### Dropout Voltage

The TLV700xx uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the R<sub>DS(ON)</sub> of the PMOS pass element. V<sub>DO</sub> scales approximately with output current because the PMOS device behaves as a resistor in dropout.

Copyright © 2010, Texas Instruments Incorporated



#### SLVSA61 A-FEBRUARY 2010-REVISED OCTOBER 2010

As with any linear regulator, PSRR and transient response are degraded as  $(V_{IN} - V_{OUT})$  approaches dropout. This effect is shown in Figure 13 in the Typical Characteristics section.

#### **Transient Response**

As with any regulator, increasing the size of the output capacitor reduces over-/undershoot magnitude but increases the duration of the transient response.

### Undervoltage Lockout (UVLO)

The TLV700xx uses an undervoltage lockout circuit to keep the output shut off until internal circuitry is operating properly.

#### Thermal Information

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TLV700xx has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TLV700xx into thermal shutdown degrades device reliability.

#### **Power Dissipation**

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air. Performance data for JEDEC low and high-K boards are given in the Dissipation Ratings table. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heat-dissipating layers also improves heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation (P<sub>D</sub>) is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 1.

 $\mathsf{P}_{\mathsf{D}} = (\mathsf{V}_{\mathsf{IN}} - \mathsf{V}_{\mathsf{OUT}}) \times \mathsf{I}_{\mathsf{OUT}}$ 

(1)



### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TLV70025QDDCRQ1  | ACTIVE                | SOT          | DDC                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| TLV70033QDDCRQ1  | ACTIVE                | SOT          | DDC                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TLV70025-Q1, TLV70033-Q1 :

• Catalog: TLV70025, TLV70033





13-Oct-2010

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV70025QDDCRQ1             | SOT             | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV70033QDDCRQ1             | SOT             | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

4-Dec-2010



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV70025QDDCRQ1 | SOT          | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
| TLV70033QDDCRQ1 | SOT          | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |

DDC (R-PDSO-G5)

PLASTIC SMALL-OUTLINE



- A. All linear almensions are in minimeters.B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated