

# 300-mA, Low-I<sub>Q</sub>, Low-Dropout Regulator

Check for Samples: TLV70012-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- 2% Accuracy
- Low I<sub>Q</sub>: 35 μA
- Fixed-Output Voltage Combinations Possible from 1.2 V to 4.8 V
- High PSRR: 68 dB at 1 kHz
- Stable With Effective Capacitance of 0.1 µF<sup>(1)</sup>
- Thermal Shutdown and Overcurrent Protection
- Packages: SOT23-5 and 1,5-mm × 1,5-mm SON-6
- (1) See the *Input and Output Capacitor Requirements* in the Application Information section.

#### **APPLICATIONS**

- MP3 Players
- ZigBee<sup>®</sup> Networks
- Bluetooth<sup>®</sup> Devices
- Li-Ion Operated Handheld Products



#### DESCRIPTION

The TLV700xx-Q1 series of low-dropout (LDO) linear regulators are low quiescent current devices with excellent line and load transient performance. These LDOs are designed for power-sensitive applications. A precision bandgap and error amplifier provides overall 2% accuracy. Low output noise, high power-supply rejection ratio (PSRR), and low-dropout voltage make this series of devices ideal for a wide selection of battery-operated handheld equipment. All device versions have thermal shutdown and current limit for safety.

Furthermore, these devices are stable with an effective output capacitance of only 0.1  $\mu$ F. This feature enables the use of cost-effective capacitors that have higher bias voltages and temperature derating. The devices regulate to specified accuracy with no output load.

The TLV700xx-Q1 series of LDO linear regulators are available in SOT23-5 and 1,5mm x 1,5mm SON-6 packages.

# Typical Application Circuit (Fixed-Voltage Versions)



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Bluetooth is a registered trademark of Bluetooth SIG. ZigBee is a registered trademark of the ZigBee Alliance.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE                       | ORDERABLE PART NUMBER | TOP SIDE MAKING |
|----------------|-------------------------------|-----------------------|-----------------|
|                |                               | TLV70018QDDCRQ1       | DAL             |
| -40°C to 125°C | 5 Pin DDC, SOT23 Reel of 3000 | TLV70040QDDCRQ1       | Preview         |
|                |                               | TLV70012QDDCRQ1       | SDO             |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                                |                                                              | VALU         | E         | UNIT |
|--------------------------------|--------------------------------------------------------------|--------------|-----------|------|
|                                |                                                              | MIN          | MAX       |      |
|                                | IN                                                           | -0.3         | +6.0      | V    |
| Voltage <sup>(2)</sup>         | EN                                                           | -0.3         | +6.0      | V    |
|                                | OUT                                                          | -0.3         | +6.0      | V    |
| Current (source)               | OUT                                                          | nally Limite | ed        |      |
| Output short-circuit duration  |                                                              | I            | ndefinite |      |
| Tomporatura                    | Operating virtual junction, T <sub>J</sub>                   | <b>–</b> 55  | +150      | °C   |
| Temperature                    | Storage, T <sub>stg</sub>                                    | <b>–</b> 55  | +150      | °C   |
|                                | Human Body Model (HBM) AEC-Q100 Classification Level H2      |              | 2         | kV   |
| Electrostatic Discharge Rating | Charged Device Model (CDM) AEC-Q100 Classification Level C3B |              | 750       | V    |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

#### **DISSIPATION RATINGS**

| BOARD                 | PACKAG<br>E | $R_{	heta JC}$ | $R_{\theta JA}$ | DERATING<br>FACTOR ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |
|-----------------------|-------------|----------------|-----------------|---------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------|
| Low-K <sup>(1)</sup>  | DDC         | 90°C/W         | 280°C/W         | 3.6 mW/°C                                         | 360 mW                | 200 mW                | 145 mW                | 51 mW                  |
| High-K <sup>(2)</sup> | DDC         | 90°C/W         | 200°C/W         | 5.0 mW/°C                                         | 500 mW                | 275 mW                | 200 mW                | 106 mW                 |

The JEDEC low-K (1s) board used to derive this data was a 3-inch x 3-inch, two-layer board with 2-ounce copper traces on top of the board.

Submit Documentation Feedback

Copyright © 2011–2012, Texas Instruments Incorporated

<sup>(2)</sup> All voltages are with respect to network ground terminal.

<sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3-inch x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.



## **ELECTRICAL CHARACTERISTICS**

At  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V (whichever is greater);  $I_{OUT} = 10$  mA,  $V_{EN} = 0.9$  V,  $C_{OUT} = 1.0$   $\mu F$ , and  $T_A = -40$ °C to +125°C, unless otherwise noted. Typical values are at  $T_A = +25$ °C.

| PARAMETER                     |                                            | TEST CONDITIONS                                                                                                                          | MIN | TYP  | MAX      | UNIT               |
|-------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|------|----------|--------------------|
| V <sub>IN</sub>               | Input voltage range                        |                                                                                                                                          | 2   |      | 5.5      | V                  |
| V <sub>OUT</sub>              | DC output accuracy                         | -40°C ≤ T <sub>A</sub> ≤ +125°C                                                                                                          | -2  | 0.5  | +2       | %                  |
| $\Delta V_{O}/\Delta V_{IN}$  | Line regulation                            | $V_{OUT(NOM)} + 0.5 \text{ V} \le V_{IN} \le 5.5 \text{ V},$<br>$I_{OUT} = 10 \text{ mA}$                                                |     | 1    | 5        | mV                 |
| A) / /A I                     | Landan water                               | 0 mA ≤ I <sub>OUT</sub> ≤ 300 mA, TLV70018-Q1                                                                                            |     | 1    | 15       | \/                 |
| $\Delta V_{O}/\Delta I_{OUT}$ | Load regulation                            | 0 mA ≤ I <sub>OUT</sub> ≤ 300 mA, TLV70012-Q1                                                                                            |     | 1    | 20       | mV                 |
| I <sub>CL</sub>               | Output current limit                       | $V_{OUT} = 0.9 \times V_{OUT(NOM)}$                                                                                                      | 320 | 500  | 860      | mA                 |
|                               | Cround nin querent                         | I <sub>OUT</sub> = 0 mA                                                                                                                  |     | 35   | 55       | μA                 |
| $I_{GND}$                     | Ground pin current                         | $I_{OUT} = 300 \text{ mA}, V_{IN} = V_{OUT} + 0.5 \text{ V}$                                                                             |     | 370  |          | μA                 |
|                               |                                            | $V_{EN} \le 0.4 \text{ V}, V_{IN} = 2.0 \text{ V}$                                                                                       |     | 400  |          | nΑ                 |
| I <sub>SHDN</sub>             | Ground pin current (shutdown)              | $V_{EN} \le 0.4 \text{ V}, 2.0 \text{ V} \le V_{IN} \le 4.5 \text{ V}, $<br>$T_A = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}$  |     | 1    | 2        | μΑ                 |
|                               |                                            | $V_{EN} \le 0.4 \text{ V}, 2.0 \text{ V} \le V_{IN} \le 4.5 \text{ V}, $<br>$T_A = +85^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ |     | 1    | 2.5      | μΑ                 |
| PSRR                          | Power-supply rejection ratio               | V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V,<br>I <sub>OUT</sub> = 10 mA, f = 1 kHz                                                |     | 68   |          | dB                 |
| V <sub>N</sub>                | Output noise voltage                       | BW = 100 Hz to 100 kHz,<br>V <sub>IN</sub> = 2.3 V, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA                                   |     | 48   |          | μV <sub>RM</sub> s |
| t <sub>STR</sub>              | Startup time <sup>(1)</sup>                | C <sub>OUT</sub> = 1.0 μF, I <sub>OUT</sub> = 300 mA                                                                                     |     | 100  |          | μs                 |
| V <sub>EN(HI)</sub>           | Enable pin high (enabled)                  |                                                                                                                                          | 0.9 |      | $V_{IN}$ | V                  |
| V <sub>EN(LO)</sub>           | Enable pin low (disabled)                  |                                                                                                                                          | 0   |      | 0.4      | V                  |
| I <sub>EN</sub>               | Enable pin current                         | V <sub>IN</sub> = V <sub>EN</sub> = 5.5 V                                                                                                |     | 0.04 |          | μA                 |
| UVLO                          | Undervoltage lockout                       | V <sub>IN</sub> rising                                                                                                                   |     | 1.9  |          | V                  |
| <b>T</b>                      | The more laborated as we to see a section. | Shutdown, temperature increasing                                                                                                         |     | +165 |          | °C                 |
| $T_{SD}$                      | Thermal shutdown temperature               | Reset, temperature decreasing                                                                                                            |     | +145 |          | °C                 |
| T <sub>A</sub>                | Operating temperature                      |                                                                                                                                          | -40 |      | +125     | °C                 |

<sup>(1)</sup> Startup time = time from EN assertion to  $0.98 \times V_{OUT(NOM)}$ .



## **FUNCTIONAL BLOCK DIAGRAMS**



Figure 1. TLV70018-Q1



Figure 2. TLV70018-Q1P



## **PIN CONFIGURATIONS**



## **PIN DESCRIPTIONS**

| PIN<br>NAME | SOT23-5<br>DBV | DESCRIPTION                                                                                                                                                                                                                                                                                     |
|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN          | 1              | Input pin. A small 1-µF ceramic capacitor is recommended from this pin to ground to assure stability and good transient performance. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                                         |
| GND         | 2              | Ground pin                                                                                                                                                                                                                                                                                      |
| EN          | 3              | Enable pin. Driving EN over 0.9 V turns on the regulator. Driving EN below 0.4 V puts the regulator into shutdown mode and reduces operating current to 1 $\mu$ A, nominal. For TLV70018-Q1P, output voltage is discharged through an internal 120- $\Omega$ resistor when device is shut down. |
| NC          | 4              | No connection. This pin can be tied to ground to improve thermal dissipation.                                                                                                                                                                                                                   |
| OUT         | 5              | Regulated output voltage pin. A small 1-µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                                                          |



#### TYPICAL CHARACTERISTICS

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0$  µF, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ .





Figure 4.



Figure 5.



Figure 6.

**OUTPUT VOLTAGE vs TEMPERATURE** 





Figure 8.

Submit Documentation Feedback



#### TYPICAL CHARACTERISTICS (continued)

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0$  µF, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ .





Figure 10.





Figure 11.







Figure 13.

#### POWER-SUPPLY RIPPLE REJECTION vs FREQUENCY 100 = 10 mA 90



Figure 14.



### TYPICAL CHARACTERISTICS (continued)

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0$  µF, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ .

#### POWER-SUPPLY RIPPLE REJECTION vs INPUT VOLTAGE



Figure 15.

#### **OUTPUT SPECTRAL NOISE DENSITY vs FREQUENCY**



Figure 16.

#### LOAD TRANSIENT RESPONSE



Figure 17.

#### LOAD TRANSIENT RESPONSE



Figure 18.

#### LOAD TRANSIENT RESPONSE



Figure 19.

#### LOAD TRANSIENT RESPONSE



Figure 20.



## **TYPICAL CHARACTERISTICS (continued)**

Over operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V, whichever is greater;  $I_{OUT} = 10$  mA,  $V_{EN} = V_{IN}$ ,  $C_{OUT} = 1.0$  µF, unless otherwise noted. Typical values are at  $T_J = +25^{\circ}C$ .

#### LINE TRANSIENT RESPONSE



Figure 21.

# LINE TRANSIENT RESPONSE



Figure 23.

#### LINE TRANSIENT RESPONSE



Figure 22.

#### VIN RAMP UP, RAMP DOWN RESPONSE



Figure 24.



#### APPLICATION INFORMATION

The TLV70018-Q1 belongs to a new family of next-generation value LDO regulators. These devices consume low quiescent current and deliver excellent line and load transient performance. These characteristics, combined with low noise and very good PSRR with little ( $V_{\text{IN}} - V_{\text{OUT}}$ ) headroom, make this family of devices ideal for portable RF applications. This family of regulators offers current limit and thermal protection, and is specified from  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

# INPUT AND OUTPUT CAPACITOR REQUIREMENTS

1.0-µF X5R- and X7R-type ceramic capacitors are recommended because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV70018-Q1 is designed to be stable with an effective capacitance of 0.1  $\mu F$  or larger at the output. Thus, the device is stable with capacitors of other dielectric types as well, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1  $\mu F$ . This effective capacitance refers to the capacitance that the LDO sees under operating bias voltage and temperature conditions; that is, the capacitance after taking both bias voltage and temperature derating into consideration. In addition to allowing the use of lower-cost dielectrics, this capability of being stable with 0.1- $\mu F$  effective capacitance also enables the use of smaller footprint capacitors that have higher derating in size- and space-constrained applications.

**NOTE:** Using a 0.1- $\mu$ F rated capacitor at the output of the LDO does not ensure stability because the effective capacitance under the specified operating conditions would be less than 0.1  $\mu$ F. Maximum ESR should be less than 200 m $\Omega$ .

Although an input capacitor is not required for stability, it is good analog design practice to connect a 0.1- $\mu F$  to 1.0- $\mu F$ , low ESR capacitor across the IN pin and GND pin of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast rise-time load transients are anticipated, or if the device is not located close to the power source. If source impedance is more than 2  $\Omega$ , a 0.1- $\mu F$  input capacitor may be necessary to ensure stability.

#### **BOARD LAYOUT RECOMMENDATIONS TO**

## **IMPROVE PSRR AND NOISE PERFORMANCE**

Input and output capacitors should be placed as close to the device pins as possible. To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ , with the ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should be connected directly to the GND pin of the device. High ESR capacitors may degrade PSRR performance.

#### INTERNAL CURRENT LIMIT

The TLV70018-Q1 internal current limit helps to protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of the output voltage. In such a case, the output voltage is not regulated, and is  $V_{\text{OUT}} = I_{\text{LIMIT}} \times R_{\text{LOAD}}$ . The PMOS pass transistor dissipates ( $V_{\text{IN}} - V_{\text{OUT}}$ ) ×  $I_{\text{LIMIT}}$  until thermal shutdown is triggered and the device turns off. As the device cools, it is turned on by the internal thermal shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Information* section for more details.

The PMOS pass element in the TLV70018-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended.

## **SHUTDOWN**

The enable pin (EN) is active high. The device is enabled when voltage at EN pin goes above 0.9 V. This relatively lower value of voltage required to turn the LDO on can be exploited to power the LDO with a GPIO of recent processors whose GPIO Logic 1 voltage level is lower than traditional microcontrollers. The device is turned off when the EN pin is held at less than 0.4V. When shutdown capability is not required, EN can be connected to the IN pin.

#### DROPOUT VOLTAGE

The TLV70018-Q1 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves as a resistor in dropout.

Submit Documentation Feedback



As with any linear regulator, PSRR and transient response are degraded as  $(V_{\text{IN}} - V_{\text{OUT}})$  approaches dropout. This effect is shown in Figure 15 in the Typical Characteristics section.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over-/undershoot magnitude but increases the duration of the transient response.

## **UNDERVOLTAGE LOCKOUT (UVLO)**

The TLV70018-Q1 uses an undervoltage lockout circuit to keep the output shut off until internal circuitry is operating properly.

#### THERMAL INFORMATION

Thermal protection disables the output when the junction temperature rises to approximately +165°C, allowing the device to cool. When the junction temperature cools to approximately +145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to +125°C maximum.

To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The internal protection circuitry of the TLV70018-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TLV70018-Q1 into thermal shutdown degrades device reliability.

#### POWER DISSIPATION

The ability to remove heat from the die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air.

Thermal performance data for TLV70018-Q1 were gathered using the TLV700 evaluation module (EVM), a 2-layer board with two ounces of copper per side. The dimensions and layout for the SOT23-5 (DBV) EVM are shown in Figure 25 and Figure 26. Corresponding thermal performance data are given in Table 1. Note that this board has provision for soldering not only the SOT23-5 package on the bottom layer, but also the SC-70 package on the top layer. Corresponding thermal performance data is again given in Table 1. Using heavier copper increases the effectiveness in removing heat from the device. The addition of plated through-holes to heatdissipating layers also improves heatsink effectiveness.

Power dissipation depends on input voltage and load conditions. Power dissipation  $(P_D)$  is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 1.

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
 (1)

#### **PACKAGE MOUNTING**

Solder pad footprint recommendations for the TLV70018-Q1 are available from the Texas Instruments web site at www.ti.com.

**Table 1. EVM Dissipation Ratings** 

| BOARD                 | PACKAG<br>E | R <sub>eJC</sub> | R <sub>0JA</sub> | DERATING<br>FACTOR ABOVE<br>T <sub>A</sub> = 25°C | T <sub>A</sub> ≤ 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |
|-----------------------|-------------|------------------|------------------|---------------------------------------------------|-----------------------|-----------------------|-----------------------|------------------------|
| Low-K <sup>(1)</sup>  | DDC         | 90°C/W           | 280°C/W          | 3.6 mW/°C                                         | 360 mW                | 200 mW                | 145 mW                | 51 mW                  |
| High-K <sup>(2)</sup> | DDC         | 90°C/W           | 200°C/W          | 5.0 mW/°C                                         | 500 mW                | 275 mW                | 200 mW                | 106 mW                 |

<sup>(1)</sup> The JEDEC low-K (1s) board used to derive this data was a 3-inch x 3-inch, two-layer board with 2-ounce copper traces on top of the board

<sup>(2)</sup> The JEDEC high-K (2s2p) board used to derive this data was a 3-inch x 3-inch, multilayer board with 1-ounce internal power and ground planes and 2-ounce copper traces on top and bottom of the board.





Figure 25. HPA503 EVM Top Layer



Figure 26. HPA503 EVM Bottom Layer





Figure 27. DSE EVM Top Layer



Figure 28. DSE EVM Bottom Layer

29-Jun-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TLV70012QDCKRQ1  | ACTIVE                | SC70         | DCK                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| TLV70012QDDCRQ1  | ACTIVE                | SOT          | DDC                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| TLV70018QDDCRQ1  | ACTIVE                | SOT          | DDC                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV70012-Q1, TLV70018-Q1:

Catalog: TLV70012, TLV70018





29-Jun-2012

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

30-Jun-2012 www.ti.com

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV70012QDCKRQ1 | SC70            | DCK                | 5 | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV70012QDDCRQ1 | SOT             | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV70018QDDCRQ1 | SOT             | DDC                | 5 | 3000 | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 30-Jun-2012



\*All dimensions are nominal

| 1 |                 |              |                 |      |      |             |            |             |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|   | TLV70012QDCKRQ1 | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
|   | TLV70012QDDCRQ1 | SOT          | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |
|   | TLV70018QDDCRQ1 | SOT          | DDC             | 5    | 3000 | 195.0       | 200.0      | 45.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DDC (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-193 variation AB (5 pin).



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated