48 Π1LE 47 44 П 1D3 Π<sub>1D1</sub> 46 🛮 1D2 45 GND 43 🛮 1D4 42 🛮 V<sub>CC</sub> D5 41 DGG, DGV, OR DL PACKAGE (TOP VIEW) 10E 1Q1 1Q2 []3 GND 4 1Q3 **∏**5 1Q4 **∏**6 V<sub>CC</sub> $\square$ 7 1Q5 🛮 8 SCAS662D - MARCH 2001 - REVISED SEPTEMBER 2003 - **Member of the Texas Instruments** Widebus™ Family - Operates From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 4.2 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at $V_{CC}$ = 3.3 V, $T_A$ = 25°C - Ioff Supports Partial-Power-Down Mode Operation - **Supports Mixed-Mode Signal Operation** (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - JESD 78, Class II ### description/ordering information This 16-bit transparent D-type latch is designed The SN74LVC16373A is particularly suitable for implementing buffer registers, I/O ports, without interface or pullup components. bidirectional bus drivers, and working registers. D inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines #### 1Q6 🛮 9 40 🛛 1D6 GND 10 39 D GND 38 🛮 1D7 11 1Q7 🛮 37 🛮 1D8 1Q8 🛮 12 2Q1 [ 13 36 T 2D1 Latch-Up Performance Exceeds 100 mA Per 35 🛮 2D2 2Q2 [ 14 34 🛛 GND GND [ 15 33 D 2D3 **ESD Protection Exceeds JESD 22** 2Q3 [ 17 32 D2D4 2000-V Human-Body Model (A114-A) 2Q4 [] 31 [] V<sub>CC</sub> - 1000-V Charged-Device Model (C101) 18 v<sub>cc</sub> [ 2Q5 🛮 19 30 D 2D5 29 D2D6 2Q6 []20 GND [] 21 28 [] GND 2Q7 [122 27 🛮 2D7 for 1.65-V to 3.6-V V<sub>CC</sub> operation. 2Q8 ¶23 26 D2D8 2<del>OE</del> 24 25 2LE The device can be used as two 8-bit latches or one 16-bit latch. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the levels set up at the ### ORDERING INFORMATION | TA | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | | 0000 0 | Tube | SN74LVC16373ADL | 11/0400704 | | | SSOP – DL Tape | | SN74LVC16373ADLR | LVC16373A | | 4000 to 0500 | TSSOP - DGG | Tape and reel | SN74LVC16373ADGGR | LVC16373A | | -40°C to 85°C | TVSOP - DGV | Tape and reel | SN74LVC16373ADGVR | LD373A | | | VFBGA – GQL | | SN74LVC16373AGQLR | I D2724 | | | VFBGA – ZQL (Pb-free) | Tape and reel | SN74LVC16373AZQLR | LD373A | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments. SCAS662D - MARCH 2001 - REVISED SEPTEMBER 2003 ### description/ordering information (continued) OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### (TOP VIEW) 1 2 3 4 5 6 000000 000000 В С 000000 000000 D Ε $\bigcirc$ $\circ$ $\bigcirc$ F $\bigcirc$ 000000 G 000000 Н 000000 J 000000 Κ **GQL OR ZQL PACKAGE** ### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----|-----|-----|-----| | Α | 1OE | NC | NC | NC | NC | 1LE | | В | 1Q2 | 1Q1 | GND | GND | 1D1 | 1D2 | | С | 1Q4 | 1Q3 | Vcc | VCC | 1D3 | 1D4 | | D | 1Q6 | 1Q5 | GND | GND | 1D5 | 1D6 | | Ε | 1Q8 | 1Q7 | | | 1D7 | 1D8 | | F | 2Q1 | 2Q2 | | | 2D2 | 2D1 | | G | 2Q3 | 2Q4 | GND | GND | 2D4 | 2D3 | | Н | 2Q5 | 2Q6 | Vcc | VCC | 2D6 | 2D5 | | J | 2Q7 | 2Q8 | GND | GND | 2D8 | 2D7 | | K | 2OE | NC | NC | NC | NC | 2LE | NC - No internal connection #### **FUNCTION TABLE** | | INPUTS | | OUTPUT | |----|--------|---|----------------| | OE | LE | D | Q | | L | Н | Н | Н | | L | Н | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | Χ | Χ | Z | ### logic diagram (positive logic) Pin numbers shown are for the DGG, DGV, and DL packages. To Seven Other Channels SCAS662D - MARCH 2001 - REVISED SEPTEMBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 6.5 V | |----------------------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5$ V to $6.5$ V | | Voltage range applied to any output in the high-impedance or power-off state, V <sub>O</sub> | | | (see Note 1) | –0.5 V to 6.5 V | | Voltage range applied to any output in the high or low state, VO | | | (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | Continuous output current, I <sub>O</sub> | | | Continuous current through each V <sub>CC</sub> or GND | | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | | | DGV package | 58°C/W | | DL package | | | GQL/ZQL package | | | Storage temperature range, T <sub>stq</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|----------------------------------------------|----------------------|------------------------|------| | \/ | Cumplicitation | Operating | 1.65 | 3.6 | V | | Vcc | Supply voltage | Data retention only | 1.5 | | V | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ | | | | VIН | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | 0.35 × V <sub>CC</sub> | | | ۷ <sub>IL</sub> | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | ٧ı | Input voltage | | 0 | 5.5 | V | | ., | Outside as the sec | High or low state | 0 | VCC | | | VO | Output voltage | 3-state | 0 | 5.5 | ٧ | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | I Pale I was broden to summer. | V <sub>CC</sub> = 2.3 V | | -8 | 4 | | ЮН | High-level output current | $V_{CC} = 2.7 \text{ V}$ | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | $V_{CC} = 1.65 \text{ V}$ | | 4 | | | 1 | Law level entent entent | V <sub>CC</sub> = 2.3 V | | 8 | A | | lOL | Low-level output current | $V_{CC} = 2.7 \text{ V}$ | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74LVC16373A **16-BIT TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCAS662D - MARCH 2001 - REVISED SEPTEMBER 2003 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | vcc | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|---------------------------------------------------------------------------|-----------------|----------------------|------------------|------|------| | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | .,, | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.7 | | | ., | | VOH | 10 4 | 2.7 V | 2.2 | | | V | | | $I_{OH} = -12 \text{ mA}$ | 3 V | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.2 | | | | | | $I_{OL} = 100 \mu\text{A}$ | 1.65 V to 3.6 V | | | 0.2 | | | | $I_{OL} = 4 \text{ mA}$ | 1.65 V | | | 0.45 | | | VOL | $I_{OL} = 8 \text{ mA}$ | 2.3 V | | | 0.7 | V | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | lį | V <sub>I</sub> = 0 to 5.5 V | 3.6 V | | | ±5 | μΑ | | l <sub>off</sub> | $V_I$ or $V_O = 5.5 V$ | 0 | | | ±10 | μΑ | | loz | V <sub>O</sub> = 0 to 5.5 V | 3.6 V | | | ±10 | μΑ | | | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | 20 | | | Icc | $3.6 \text{ V} \le \text{V}_{1} \le 5.5 \text{ V}^{\ddagger}$ $I_{O} = 0$ | 3.6 V | | | 20 | μΑ | | ΔlCC | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 2.7 V to 3.6 V | | | 500 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | | pF | | Co | $V_O = V_{CC}$ or GND | 3.3 V | | 6.5 | | pF | <sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ‡ This applies in the disabled state only. ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = | | V <sub>CC</sub> = | | VCC = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |-----------------|-----------------------------|-------------------|-----|-------------------|-----|-------|-------|-------------------|--------------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>W</sub> | Pulse duration, LE high | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 1.6 | | 1.2 | | 1.7 | | 1.7 | | ns | | t <sub>h</sub> | Hold time, data after LE↓ | 1 | | 1.1 | | 1.2 | | 1.2 | | ns | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = ± 0.1 | | V <sub>CC</sub> = | | VCC = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |------------------|---------|----------|-------------------------|-----|-------------------|-----|-------|-------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | D | | 1.5 | 6.4 | 1 | 4.2 | 1 | 4.9 | 1.6 | 4.2 | | | <sup>t</sup> pd | LE | Q | 1.5 | 7.1 | 1 | 4.8 | 1 | 5.3 | 2.1 | 4.6 | ns | | t <sub>en</sub> | ŌĒ | Q | 1.5 | 6.7 | 1 | 4.7 | 1 | 5.7 | 1.3 | 4.7 | ns | | t <sub>dis</sub> | ŌĒ | Q | 1.5 | 8.4 | 1 | 5 | 1 | 6.3 | 2.5 | 5.9 | ns | # **SN74LVC16373A 16-BIT TRANSPARENT D-TYPE LATCH** WITH 3-STATE OUTPUTS SCAS662D - MARCH 2001 - REVISED SEPTEMBER 2003 # operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | | |-----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|----| | <u> </u> | Power dissipation capacitance | Outputs enabled | ( 40 MH- | 32 | 35 | 39 | | | Cpd | per latch | Outputs disabled | f = 10 MHz | 4 | 4 | 6 | pF | ### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------| | tPLH/tPHL | Open | | tPLZ/tPZL | VLOAD | | tPHZ/tPZH | GND | **LOAD CIRCUIT** | ., | INF | PUTS | ., | ., | | _ | ., | |--------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|--------------------------------| | VCC | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM | VLOAD | CL | RL | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V $\pm$ 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×VCC | 30 pF | <b>500</b> Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzl and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms # ZQL (R-PBGA-N56) ## PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BA. - D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb). ### DGV (R-PDSO-G\*\*) ### **24 PINS SHOWN** ### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # GQL (R-PBGA-N56) ## PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BA. - D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. ### DL (R-PDSO-G\*\*) ### **48 PINS SHOWN** ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-118 ### DGG (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | | Data Converters DSP Interface Logic Power Mgmt | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com | Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | www.ti.com/broadband<br>www.ti.com/digitalcontrol<br>www.ti.com/military<br>www.ti.com/opticalnetwor<br>www.ti.com/security<br>www.ti.com/telephony<br>www.ti.com/video | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated